#### APPENDIX D INSTRUCTION SET LIST

#### **D.1 Conventions**

#### (1) Register symbols used to describe operands

| Register Symbol | Explanation                                                                                                                          |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| reg1            | General-purpose registers: Used as source registers.                                                                                 |
| reg2            | General-purpose registers: Used mainly as destination registers. Also used as source register in some instructions.                  |
| reg3            | General-purpose registers: Used mainly to store the remainders of division results and the higher 32 bits of multiplication results. |
| bit#3           | 3-bit data for specifying the bit number                                                                                             |
| immX            | X bit immediate data                                                                                                                 |
| dispX           | X bit displacement data                                                                                                              |
| regID           | System register number                                                                                                               |
| vector          | 5-bit data that specifies the trap vector (00H to 1FH)                                                                               |
| cccc            | 4-bit data that shows the conditions code                                                                                            |
| sp              | Stack pointer (r3)                                                                                                                   |
| ер              | Element pointer (r30)                                                                                                                |
| listX           | X item register list                                                                                                                 |

## (2) Register symbols used to describe opcodes

| Register Symbol | Explanation                                                        |
|-----------------|--------------------------------------------------------------------|
| R               | 1-bit data of a code that specifies reg1 or regID                  |
| r               | 1-bit data of the code that specifies reg2                         |
| w               | 1-bit data of the code that specifies reg3                         |
| d               | 1-bit displacement data                                            |
| I               | 1-bit immediate data (indicates the higher bits of immediate data) |
| i               | 1-bit immediate data                                               |
| cccc            | 4-bit data that shows the condition codes                          |
| CCCC            | 4-bit data that shows the condition codes of Bcond instruction     |
| bbb             | 3-bit data for specifying the bit number                           |
| L               | 1-bit data that specifies a program register in the register list  |

#### (3) Register symbols used in operations

| Register Symbol               | Explanation                                                                                                                                                                                     |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>←</b>                      | Input for                                                                                                                                                                                       |
| GR[]                          | General-purpose register                                                                                                                                                                        |
| SR[]                          | System register                                                                                                                                                                                 |
| zero-extend (n)               | Expand n with zeros until word length.                                                                                                                                                          |
| sign-extend (n)               | Expand n with signs until word length.                                                                                                                                                          |
| load-memory (a, b)            | Read size b data from address a.                                                                                                                                                                |
| store-memory (a, b, c)        | Write data b into address a in size c.                                                                                                                                                          |
| load-memory-bit (a, b)        | Read bit b of address a.                                                                                                                                                                        |
| store-memory-bit (a, b, c)    | Write c to bit b of address a.                                                                                                                                                                  |
| saturated (n)                 | Execute saturated processing of n (n is a 2's complement). If, as a result of calculations, $n \geq 7 FFFFFFFH, \text{ let it be } 7FFFFFFH.$ $n \leq 80000000H, \text{ let it be } 80000000H.$ |
| result                        | Reflects the results in a flag.                                                                                                                                                                 |
| Byte                          | Byte (8 bits)                                                                                                                                                                                   |
| Halfword                      | Half word (16 bits)                                                                                                                                                                             |
| Word                          | Word (32 bits)                                                                                                                                                                                  |
| +                             | Addition                                                                                                                                                                                        |
| _                             | Subtraction                                                                                                                                                                                     |
|                               | Bit concatenation                                                                                                                                                                               |
| ×                             | Multiplication                                                                                                                                                                                  |
| ÷                             | Division                                                                                                                                                                                        |
| %                             | Remainder from division results                                                                                                                                                                 |
| AND                           | Logical product                                                                                                                                                                                 |
| OR                            | Logical sum                                                                                                                                                                                     |
| XOR                           | Exclusive OR                                                                                                                                                                                    |
| NOT                           | Logical negation                                                                                                                                                                                |
| logically shift left by       | Logical shift left                                                                                                                                                                              |
| logically shift right by      | Logical shift right                                                                                                                                                                             |
| arithmetically shift right by | Arithmetic shift right                                                                                                                                                                          |

#### (4) Register symbols used in execution clock

| Register Symbol | Explanation                                                                                                 |
|-----------------|-------------------------------------------------------------------------------------------------------------|
| i               | If executing another instruction immediately after executing the first instruction (issue).                 |
| r               | If repeating execution of the same instruction immediately after executing the first instruction (repeat).  |
| 1               | If using the results of instruction execution in the instruction immediately after the execution (latency). |

### (5) Register symbols used in flag operations

| Identifier | Explanation                                    |
|------------|------------------------------------------------|
| (Blank)    | No change                                      |
| 0          | Clear to 0                                     |
| Х          | Set or cleared in accordance with the results. |
| R          | Previously saved values are restored.          |

#### (6) Condition codes

| Condition Code (cccc) | Condition Formula        | Explanation                                |
|-----------------------|--------------------------|--------------------------------------------|
| 0 0 0 0               | OV = 1                   | Overflow                                   |
| 1 0 0 0               | OV = 0                   | No overflow                                |
| 0 0 0 1               | CY = 1                   | Carry Lower (Less than)                    |
| 1 0 0 1               | CY = 0                   | No carry Not lower (Greater than or equal) |
| 0 0 1 0               | Z = 1                    | Zero                                       |
| 1 0 1 0               | Z = 0                    | Not zero                                   |
| 0 0 1 1               | (CY or Z) = 1            | Not higher (Less than or equal)            |
| 1 0 1 1               | (CY  or  Z) = 0          | Higher (Greater than)                      |
| 0 1 0 0               | S = 1                    | Negative                                   |
| 1 1 0 0               | S = 0                    | Positive                                   |
| 0 1 0 1               | -                        | Always (Unconditional)                     |
| 1 1 0 1               | SAT = 1                  | Saturated                                  |
| 0 1 1 0               | (S xor OV) = 1           | Less than signed                           |
| 1 1 1 0               | (S xor OV) = 0           | Greater than or equal signed               |
| 0 1 1 1               | ((S xor OV) or Z) = 1    | Less than or equal signed                  |
| 1 1 1 1               | ((S  xor OV)  or  Z) = 0 | Greater than signed                        |

# D.2 Instruction Set (in Alphabetical Order)

(1/6)

| Mnemonic | Operand             | Opcode                               | Operation                                                                                                                          |                                   | Ex     | ecut   | ion      |     | ı   | Flags |   | 1/6) |
|----------|---------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------|--------|----------|-----|-----|-------|---|------|
|          |                     |                                      |                                                                                                                                    |                                   |        | Clock  | ·<br>  . | 0)/ | 0)/ | _     | _ |      |
| ADD      |                     | rrrrr001110RRRRR                     | CD[rest] CD[rest] CD[rest]                                                                                                         |                                   | 1<br>1 | 1      | 1        | CY  | OV  | S     | Z | SAT  |
| ADD      | reg1,reg2           |                                      | GR[reg2]←GR[reg2]+GR[reg1]                                                                                                         | 5)                                | 1      |        |          | ×   | ×   | ×     | × |      |
|          | imm5,reg2           | rrrrr010010iiii                      | GR[reg2]←GR[reg2]+sign-extend(imm5)                                                                                                |                                   |        | 1      | 1        | ×   | ×   | ×     | × |      |
| ADDI     | imm16,reg1,reg2     | rrrrr110000RRRRR                     | GR[reg2]←GR[reg1]+sign-extend(imm16)                                                                                               |                                   |        | 1      | 1        | ×   | ×   | ×     | × |      |
| AND      | reg1,reg2           | rrrrr001010RRRRR                     | GR[reg2]←GR[reg2]AND GR[reg1]                                                                                                      |                                   | 1      | 1      | 1        |     | 0   | ×     | × |      |
| ANDI     | imm16,reg1,reg2     | rrrrr110110RRRRR                     | GR[reg2]←GR[reg1]AND zero-exte                                                                                                     | nd(imm16)                         | 1      | 1      | 1        |     | 0   | ×     | × |      |
| Bcond    | disp9               | ddddd1011dddcccc                     | if conditions are satisfied                                                                                                        | When conditions                   | 2      | 2      | 2        |     |     |       |   |      |
|          |                     | Note 1                               | then PC←PC+sign-extend(disp9)                                                                                                      | are satisfied                     | Note 2 | Note 2 | Note 2   |     |     |       |   |      |
|          |                     |                                      |                                                                                                                                    | When conditions are not satisfied | 1      | 1      | 1        |     |     |       |   |      |
| BSH      | reg2,reg3           | rrrrr11111100000<br>wwwww01101000010 | GR[reg3]←GR[reg2] (23 : 16)    GR<br>GR[reg2] (7 : 0)    GR[reg2] (15 : 8)                                                         | [reg2] (31 : 24) II               | 1      | 1      | 1        | ×   | 0   | ×     | × |      |
| BSW      | reg2,reg3           | rrrrr11111100000<br>wwwww01101000000 | GR[reg3]←GR[reg2] (7 : 0)    GR[reg2] (15 : 8)    GR<br>[reg2] (23 : 16)    GR[reg2] (31 : 24)                                     |                                   |        | 1      | 1        | ×   | 0   | ×     | × |      |
| CALLT    | imm6                | 0000001000111111                     | CTPC←PC+2(return PC) CTPSW←PSW adr←CTBP+zero-extend(imm6 logically shift left by 1) PC←CTBP+zero-extend(Load-memory(adr,Halfword)) |                                   |        | 4      | 4        |     |     |       |   |      |
| CLR1     | bit#3,disp16[reg1]  | 10bbb111110RRRRR                     | adr←GR[reg1]+sign-extend(disp16                                                                                                    | )                                 | 3      | 3      | 3        |     |     |       | × |      |
|          |                     | dddddddddddddd                       | Z flag←Not(Load-memory-bit(adr,b<br>Store-memory-bit(adr,bit#3,0)                                                                  | it#3))                            | Note 3 | Note 3 | Note 3   |     |     |       |   |      |
|          | reg2,[reg1]         | rrrrr1111111RRRRR                    | adr←GR[reg1]                                                                                                                       |                                   | 3      | 3      | 3        |     |     |       | × |      |
|          |                     | 0000000011100100                     | Z flag←Not(Load-memory-bit(adr,re<br>Store-memory-bit(adr,reg2,0)                                                                  | eg2))                             | Note 3 | Note 3 | Note 3   |     |     |       |   |      |
| CMOV     | cccc,imm5,reg2,reg3 | rrrrr111111iiii<br>wwwww011000cccc0  | if conditions are satisfied then GR[reg3]←sign-extended(immelse GR[reg3]←GR[reg2]                                                  | n5)                               | 1      | 1      | 1        |     |     |       |   |      |
|          | cccc,reg1,reg2,reg3 | rrrrr111111RRRR<br>wwwww011001cccc0  | if conditions are satisfied<br>then GR[reg3]—GR[reg1]<br>else GR[reg3]—GR[reg2]                                                    |                                   | 1      | 1      | 1        |     |     |       |   |      |
| CMP      | reg1,reg2           | rrrrr001111RRRRR                     | result←GR[reg2]–GR[reg1]                                                                                                           |                                   | 1      | 1      | 1        | ×   | ×   | ×     | × |      |
|          | imm5,reg2           | rrrrr010011iiiii                     | result←GR[reg2]–sign-extend(imm                                                                                                    | 5)                                | 1      | 1      | 1        | ×   | ×   | ×     | × |      |
| CTRET    |                     | 0000011111100000<br>0000000101000100 | PC←CTPC<br>PSW←CTPSW                                                                                                               |                                   | 3      | 3      | 3        | R   | R   | R     | R | R    |
| DBRET    |                     | 0000011111100000<br>0000000101000110 | PC←DBPC<br>PSW←DBPSW                                                                                                               |                                   | 3      | 3      | 3        | R   | R   | R     | R | R    |

(2/6)

| Mnemonic | Operand            | Opcode                                        | Operation                                                                                                                                                            |    | ecut         |              | Flags |    |   |   | 2/0) |
|----------|--------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------|--------------|-------|----|---|---|------|
|          |                    |                                               |                                                                                                                                                                      | i  | Cloc         | k<br>        | CY    | OV | S | Z | SAT  |
| DBTRAP   |                    | 11111100001000000                             | DBPC←PC+2 (restored PC) DBPSW←PSW PSW.NP←1 PSW.EP←1 PSW.ID←1 PC←00000060H                                                                                            | 3  | 3            | 3            |       |    |   |   | 5,11 |
| DI       |                    | 0000011111100000<br>0000000101100000          | PSW.ID←1                                                                                                                                                             | 1  | 1            | 1            |       |    |   |   |      |
| DISPOSE  | imm5,list12        | 0000011001iiiiiL<br>LLLLLLLLLL00000           | sp←sp+zero-extend(imm5 logically shift left by 2) GR[reg in list12]←Load-memory(sp,Word) sp←sp+4 repeat 2 steps above until all regs in list12 is loaded             |    | n+1<br>Note4 | n+1<br>Note4 |       |    |   |   |      |
|          | imm5,list12,[reg1] | 0000011001iiiiiL<br>LLLLLLLLLLRRRRR<br>Note 5 | sp←sp+zero-extend(imm5 logically shift left by 2) GR[reg in list12]←Load-memory(sp,Word) sp←sp+4 repeat 2 steps above until all regs in list12 is loaded PC←GR[reg1] |    | n+3<br>Note4 |              |       |    |   |   |      |
| DIV      | reg1,reg2,reg3     | rrrrr1111111RRRRR<br>wwwww01011000000         | GR[reg2]←GR[reg2]÷GR[reg1]<br>GR[reg3]←GR[reg2]%GR[reg1]                                                                                                             | 35 | 35           | 35           |       | ×  | × | × |      |
| DIVH     | reg1,reg2          | rrrrr000010RRRRR                              | GR[reg2]←GR[reg2]÷GR[reg1] <sup>Note 6</sup>                                                                                                                         | 35 | 35           | 35           |       | ×  | × | × |      |
|          | reg1,reg2,reg3     | rrrrr1111111RRRRR<br>wwwww01010000000         | GR[reg2]←GR[reg2]÷GR[reg1] <sup>Note 5</sup> GR[reg3]←GR[reg2]%GR[reg1]                                                                                              | 35 | 35           | 35           |       | ×  | × | × |      |
| DIVHU    | reg1,reg2,reg3     | rrrrr111111RRRRR<br>wwwww01010000010          | GR[reg2]←GR[reg2]÷GR[reg1] <sup>Note 6</sup> GR[reg3]←GR[reg2]%GR[reg1]                                                                                              | 34 | 34           | 34           |       | ×  | × | × |      |
| DIVU     | reg1,reg2,reg3     | rrrrr1111111RRRRR<br>wwwww01011000010         | GR[reg2]←GR[reg2]÷GR[reg1]<br>GR[reg3]←GR[reg2]%GR[reg1]                                                                                                             | 34 | 34           | 34           |       | ×  | × | × |      |
| EI       |                    | 1000011111100000<br>0000000101100000          | PSW.ID←0                                                                                                                                                             | 1  | 1            | 1            |       |    |   |   |      |
| HALT     |                    | 0000011111100000<br>0000000100100000          | Stop                                                                                                                                                                 | 1  | 1            | 1            |       |    |   |   |      |
| HSW      | reg2,reg3          | rrrrr11111100000<br>wwwww01101000100          | GR[reg3]←GR[reg2](15 : 0)    GR[reg2] (31 : 16)                                                                                                                      | 1  | 1            | 1            | ×     | 0  | × | × |      |
| JARL     | disp22,reg2        | rrrrr11110ddddddddddddddd0<br>Note 7          | GR[reg2]←PC+4<br>PC←PC+sign-extend(disp22)                                                                                                                           | 2  | 2            | 2            |       |    |   |   |      |
| JMP      | [reg1]             | 00000000011RRRRR                              | PC←GR[reg1]                                                                                                                                                          | 3  | 3            | 3            |       |    |   |   |      |
| JR       | disp22             | 0000011110dddddddddddddddd                    | PC←PC+sign-extend(disp22)                                                                                                                                            | 2  | 2            | 2            |       |    |   | _ |      |
| LD.B     | disp16[reg1],reg2  | rrrrr111000RRRRR<br>ddddddddddddddddd         | adr←GR[reg1]+sign-extend(disp16) GR[reg2]←sign-extend(Load-memory(adr,Byte))                                                                                         | 1  | 1            | Note         |       |    |   |   |      |
| LD.BU    | disp16[reg1],reg2  | rrrrr11110bRRRRR<br>dddddddddddddd1           | adr←GR[reg1]+sign-extend(disp16) GR[reg2]←zero-extend(Load-memory(adr,Byte))                                                                                         | 1  | 1            | Note         |       |    |   |   |      |
|          |                    | Notes 8, 10                                   |                                                                                                                                                                      |    |              |              |       |    |   |   |      |

(3/6)

| Mnemonic | Operand            | Opcode                                            | Ope                                                                             | ration                             |             | ecut        |             |    | ı  | Flags | ; |     |
|----------|--------------------|---------------------------------------------------|---------------------------------------------------------------------------------|------------------------------------|-------------|-------------|-------------|----|----|-------|---|-----|
|          |                    |                                                   |                                                                                 |                                    | i           | Clocl<br>r  | \<br>       | CY | ov | S     | Z | SAT |
| LD.H     | disp16[reg1],reg2  | rrrrr111001RRRRR dddddddddddddddd0  Note 8        | adr←GR[reg1]+sign-exten<br>GR[reg2]←sign-extend(Lo                              |                                    | 1           | 1           | Note        |    |    |       |   |     |
| LDSR     | reg2,regID         | rrrrr1111111RRRRR<br>00000000000100000<br>Note 12 | SR[regID]←GR[reg2]                                                              | Other than regID = PSW regID = PSW | 1           | 1           | 1           | ×  | ×  | ×     | × | ×   |
| LD.HU    | disp16[reg1],reg2  | rrrrr111111RRRRR<br>ddddddddddddddd1<br>Note 8    | adr←GR[reg1]+sign-exten<br>GR[reg2]←zero-extend(Lo                              |                                    | 1           | 1           | Note<br>11  |    |    |       |   |     |
| LD.W     | disp16[reg1],reg2  | rrrrr111001RRRRR<br>ddddddddddddddd1<br>Note 8    | adr←GR[reg1]+sign-exten<br>GR[reg2]←Load-memory(a                               |                                    | 1           | 1           | Note<br>11  |    |    |       |   |     |
| MOV      | reg1,reg2          | rrrrr000000RRRRR                                  | GR[reg2]←GR[reg1]                                                               |                                    | 1           | 1           | 1           |    |    |       |   |     |
|          | imm5,reg2          | rrrrr010000iiiii                                  | GR[reg2]←sign-extend(im                                                         | m5)                                | 1           | 1           | 1           |    |    |       |   |     |
|          | imm32,reg1         | 00000110001RRRRR                                  | GR[reg1]←imm32                                                                  |                                    | 2           | 2           | 2           |    |    |       |   |     |
| MOVEA    | imm16,reg1,reg2    | rrrrr110001RRRRR                                  | GR[reg2]←GR[reg1]+sign-                                                         | extend(imm16)                      | 1           | 1           | 1           |    |    |       |   |     |
| MOVHI    | imm16,reg1,reg2    | rrrr110010RRRRR                                   | GR[reg2]←GR[reg1]+(imm                                                          | n16 II 0 <sup>16</sup> )           | 1           | 1           | 1           |    |    |       |   |     |
| MUL      | reg1,reg2,reg3     | rrrr1111111RRRRR<br>wwwww01000100000              | GR[reg3] II GR[reg2]←GR<br>Note 14                                              | [reg2]xGR[reg1]                    | 1           | 4           | 5           |    |    |       |   |     |
|          | imm9,reg2,reg3     | rrrrr111111iiii<br>wwwww01001IIII00<br>Note 13    | GR[reg3] II GR[reg2]←GR                                                         | [reg2]xsign-extend(imm9)           | 1           | 4           | 5           |    |    |       |   |     |
| MULH     | reg1,reg2          | rrrrr000111RRRRR                                  | GR[reg2]←GR[reg2] <sup>Note 6</sup> xG                                          | iR[reg1] <sup>Note 6</sup>         | 1           | 1           | 2           |    |    |       |   |     |
|          | imm5,reg2          | rrrrr010111iiiii                                  | GR[reg2]←GR[reg2] <sup>Note 6</sup> xs                                          | ign-extend(imm5)                   | 1           | 1           | 2           |    |    |       |   |     |
| MULHI    | imm16,reg1,reg2    | rrrrr110111RRRRR                                  | GR[reg2]←GR[reg1] <sup>Note 6</sup> xir                                         | nm16                               | 1           | 1           | 2           |    |    |       |   |     |
| MULU     | reg1,reg2,reg3     | rrrr1111111RRRRR<br>wwwww01000100010              | GR[reg3] II GR[reg2]←GR<br>Note 14                                              | [reg2]xGR[reg1]                    | 1           | 4           | 5           |    |    |       |   |     |
|          | imm9,reg2,reg3     | rrrrr111111iiii<br>wwwww01001IIII10<br>Note 13    | GR[reg3] II GR[reg2]←GR                                                         | [reg2]xzero-extend(imm9)           | 1           | 4           | 5           |    |    |       |   |     |
| NOP      |                    | 0000000000000000                                  | Pass at least one clock cyc                                                     | cle doing nothing.                 | 1           | 1           | 1           |    |    |       |   |     |
| NOT      | reg1,reg2          | rrrrr000001RRRRR                                  | GR[reg2]←NOT(GR[reg1])                                                          | )                                  | 1           | 1           | 1           |    | 0  | ×     | × |     |
| NOT1     | bit#3,disp16[reg1] | 01bbb111110RRRRR<br>ddddddddddddddddd             | adr←GR[reg1]+sign-exten<br>Z flag←Not(Load-memory<br>Store-memory-bit(adr,bit#3 | -bit(adr,bit#3))                   | 3<br>Note 3 | 3<br>Note 3 | 3<br>Note 3 |    |    |       | × |     |
|          | reg2,[reg1]        | rrrr111111RRRRR<br>0000000011100010               | adr←GR[reg1]  Z flag←Not(Load-memory- Store-memory-bit(adr,reg2                 |                                    | 3<br>Note 3 | 3<br>Note 3 | 3<br>Note 3 |    |    |       | × |     |

(4/6)

| Mnemonic   | Operand                   | Opcode                                | Operation                                                                                                                                                 | Ev      | ecut         | ion     |    |    | Flags |   | 4/6) |
|------------|---------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|---------|----|----|-------|---|------|
| Willemonic | Operand                   | Opcode                                | Ореганоп                                                                                                                                                  |         | Cloc         |         |    | '  | lage  | , |      |
|            |                           |                                       |                                                                                                                                                           | i       | r            | 1       | CY | ov | s     | Z | SAT  |
| OR         | reg1,reg2                 | rrrrr001000RRRRR                      | GR[reg2]←GR[reg2]OR GR[reg1]                                                                                                                              | 1       | 1            | 1       |    | 0  | ×     | × |      |
| ORI        | imm16,reg1,reg2           | rrrrr110100RRRRR                      | GR[reg2]←GR[reg1]OR zero-extend(imm16)                                                                                                                    | 1       | 1            | 1       |    | 0  | ×     | × |      |
| PREPARE    | list12,imm5               | 0000011110iiiiL<br>LLLLLLLLLL00001    | Store-memory(sp–4,GR[reg in list12],Word) sp←sp–4 repeat 1 step above until all regs in list12 is stored sp←sp-zero-extend(imm5)                          |         | n+1<br>Note4 |         |    |    |       |   |      |
|            | list12,imm5,              | 0000011110iiiiiL                      | Store-memory(sp-4,GR[reg in list12],Word)                                                                                                                 | n+2     | n+2          | n+2     |    |    |       |   |      |
|            | sp/imm <sup>Note 15</sup> | LLLLLLLLLff011                        | sp←sp+4                                                                                                                                                   | Note 4  | Note 4       | Note 4  | ļ  |    |       |   |      |
|            |                           | imm16/imm32<br>Note 16                | repeat 1 step above until all regs in list12 is stored sp←sp-zero-extend (imm5) ep←sp/imm                                                                 | Note 17 | Note 17      | Note 17 | ,  |    |       |   |      |
| RETI       |                           | 0000011111100000<br>0000000101000000  | if PSW.EP=1 then PC ←EIPC                                                                                                                                 | 3       | 3            | 3       | R  | R  | R     | R | R    |
| SAR        | reg1,reg2                 | rrrrr1111111RRRRR<br>0000000010100000 | GR[reg2]←GR[reg2]arithmetically shift right by GR[reg1]                                                                                                   | 1       | 1            | 1       | ×  | 0  | ×     | × |      |
|            | imm5,reg2                 | rrrrr010101iiiii                      | GR[reg2]←GR[reg2]arithmetically shift right by zero-extend (imm5)                                                                                         | 1       | 1            | 1       | ×  | 0  | ×     | × |      |
| SASF       | cccc,reg2                 | rrrr1111110ccc                        | if conditions are satisfied then GR[reg2]←(GR[reg2]Logically shift left by 1) OR 00000001H else GR[reg2]←(GR[reg2]Logically shift left by 1) OR 00000000H | 1       | 1            | 1       |    |    |       |   |      |
| SATADD     | reg1,reg2                 | rrrrr000110RRRRR                      | GR[reg2]←saturated(GR[reg2]+GR[reg1])                                                                                                                     | 1       | 1            | 1       | ×  | ×  | ×     | × | ×    |
|            | imm5,reg2                 | rrrrr010001iiiii                      | GR[reg2]←saturated(GR[reg2]+sign-extend(imm5)                                                                                                             | 1       | 1            | 1       | ×  | ×  | ×     | × | ×    |
| SATSUB     | reg1,reg2                 | rrrrr000101RRRRR                      | GR[reg2]—saturated(GR[reg2]–GR[reg1])                                                                                                                     | 1       | 1            | 1       | ×  | ×  | ×     | × | ×    |
| SATSUBI    | imm16,reg1,reg2           | rrrrr110011RRRRR                      | GR[reg2]←saturated(GR[reg1]–sign-extend(imm16)                                                                                                            | 1       | 1            | 1       | ×  | ×  | ×     | × | ×    |
| SATSUBR    | reg1,reg2                 | rrrrr000100RRRRR                      | GR[reg2]—saturated(GR[reg1]–GR[reg2])                                                                                                                     | 1       | 1            | 1       | ×  | ×  | ×     | × | ×    |
| SETF       | cccc,reg2                 | rrrrr1111110ccc                       | If conditions are satisfied then GR[reg2]←0000001H else GR[reg2]←0000000H                                                                                 | 1       | 1            | 1       |    |    |       |   |      |

(5/6)

| 1        | I                  | Γ                                               |                                                                                 | 1           |             |             |    |    |       |        | 5/6) |
|----------|--------------------|-------------------------------------------------|---------------------------------------------------------------------------------|-------------|-------------|-------------|----|----|-------|--------|------|
| Mnemonic | Operand            | Opcode                                          | Operation                                                                       |             | ecut        |             |    | ı  | =lags | ;      |      |
|          |                    |                                                 |                                                                                 |             | Clock       |             |    | ı  |       |        |      |
| SET1     | bit#3,disp16[reg1] | 00bbb111110RRRRR                                | adr←GR[reg1]+sign-extend(disp16)                                                | i<br>3      | т<br>3      | 3           | CY | OV | S     | Z<br>× | SAT  |
|          |                    | dddddddddddddd                                  | Z flag←Not (Load-memory-bit(adr,bit#3)) Store-memory-bit(adr,bit#3,1)           | Note 3      | Note 3      | Note 3      |    |    |       |        |      |
|          | reg2,[reg1]        | rrrrr1111111RRRRR<br>0000000011100000           | adr←GR[reg1] Z flag←Not(Load-memory-bit(adr,reg2)) Store-memory-bit(adr,reg2,1) | 3<br>Note 3 | 3<br>Note 3 | 3<br>Note 3 |    |    |       | ×      |      |
| SHL      | reg1,reg2          | rrrrr111111RRRRR<br>0000000011000000            | GR[reg2]←GR[reg2] logically shift left by GR[reg1]                              | 1           | 1           | 1           | ×  | 0  | ×     | ×      |      |
|          | imm5,reg2          | rrrrr010110iiiii                                | GR[reg2]←GR[reg2] logically shift left by zero-extend(imm5)                     | 1           | 1           | 1           | ×  | 0  | ×     | ×      |      |
| SHR      | reg1,reg2          | rrrrr1111111RRRRR<br>0000000010000000           | GR[reg2]←GR[reg2] logically shift right by GR[reg1]                             | 1           | 1           | 1           | ×  | 0  | ×     | ×      |      |
|          | imm5,reg2          | rrrrr010100iiiii                                | GR[reg2]←GR[reg2] logically shift right by zero-extend(imm5)                    | 1           | 1           | 1           | ×  | 0  | ×     | ×      |      |
| SLD.B    | disp7[ep],reg2     | rrrrr0110ddddddd                                | adr←ep+zero-extend(disp7) GR[reg2]←sign-extend(Load-memory(adr,Byte))           | 1           | 1           | Note 9      |    |    |       |        |      |
| SLD.BU   | disp4[ep],reg2     | rrrrr0000110dddd<br>Note 18                     | adr←ep+zero-extend(disp4) GR[reg2]←zero-extend(Load-memory(adr,Byte))           | 1           | 1           | Note 9      |    |    |       |        |      |
| SLD.H    | disp8[ep],reg2     | rrrrr1000ddddddd<br>Note 19                     | adr←ep+zero-extend(disp8) GR[reg2]←sign-extend(Load-memory(adr,Halfword))       | 1           | 1           | Note 9      |    |    |       |        |      |
| SLD.HU   | disp5[ep],reg2     | rrrrr0000111dddd<br>Notes 18, 20                | adr←ep+zero-extend(disp5) GR[reg2]←zero-extend(Load-memory(adr,Halfword))       | 1           | 1           | Note 9      |    |    |       |        |      |
| SLD.W    | disp8[ep],reg2     | rrrrr1010dddddd0<br><b>Note 21</b>              | adr←ep+zero-extend(disp8) GR[reg2]←Load-memory(adr,Word)                        | 1           | 1           | Note 9      |    |    |       |        |      |
| SST.B    | reg2,disp7[ep]     | rrrrr0111ddddddd                                | adr←ep+zero-extend(disp7) Store-memory(adr,GR[reg2],Byte)                       | 1           | 1           | 1           |    |    |       |        |      |
| SST.H    | reg2,disp8[ep]     | rrrrr1001ddddddd<br>Note 19                     | adr←ep+zero-extend(disp8) Store-memory(adr,GR[reg2],Halfword)                   | 1           | 1           | 1           |    |    |       |        |      |
| SST.W    | reg2,disp8[ep]     | rrrrr1010dddddd1<br>Note 21                     | adr←ep+zero-extend(disp8) Store-memory(adr,GR[reg2],Word)                       | 1           | 1           | 1           |    |    |       |        |      |
| ST.B     | reg2,disp16[reg1]  | rrrrr111010RRRRR<br>dddddddddddddddd            | adr←GR[reg1]+sign-extend(disp16) Store-memory(adr,GR[reg2],Byte)                | 1           | 1           | 1           |    |    |       |        |      |
| ST.H     | reg2,disp16[reg1]  | rrrrr111011RRRRR<br>dddddddddddddddd0<br>Note 8 | adr←GR[reg1]+sign-extend(disp16) Store-memory (adr,GR[reg2], Halfword)          | 1           | 1           | 1           |    |    |       |        |      |
| ST.W     | reg2,disp16[reg1]  | rrrrr111011RRRRR<br>dddddddddddddddd1<br>Note 8 | adr←GR[reg1]+sign-extend(disp16) Store-memory (adr,GR[reg2], Word)              | 1           | 1           | 1           |    |    |       |        |      |
| STSR     | regID,reg2         | rrrrr111111RRRRR<br>0000000001000000            | GR[reg2]←SR[regID]                                                              | 1           | 1           | 1           |    |    |       |        |      |

(6/6)

| Mnemonic | Operand            | Opcode                                 | Operation                                                                                                                          |             | ecut        |             | Flags |    |   |   | 0,0) |
|----------|--------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|-------|----|---|---|------|
|          |                    |                                        |                                                                                                                                    | i           | r           | ı           | CY    | OV | s | Z | SAT  |
| SUB      | reg1,reg2          | rrrrr001101RRRRR                       | GR[reg2]←GR[reg2]–GR[reg1]                                                                                                         | 1           | 1           | 1           | ×     | ×  | × | × |      |
| SUBR     | reg1,reg2          | rrrrr001100RRRRR                       | GR[reg2]←GR[reg1]–GR[reg2]                                                                                                         | 1           | 1           | 1           | ×     | ×  | × | × |      |
| SWITCH   | reg1               | 00000000010RRRR                        | adr←(PC+2) + (GR [reg1] logically shift left by 1) PC←(PC+2) + (sign-extend (Load-memory (adr,Halfword)) logically shift left by 1 | 5           | 5           | 5           |       |    |   |   |      |
| SXB      | reg1               | 00000000101RRRRR                       | GR[reg1]←sign-extend<br>(GR[reg1] (7 : 0))                                                                                         | 1           | 1           | 1           |       |    |   |   |      |
| SXH      | reg1               | 00000000111RRRRR                       | GR[reg1]←sign-extend<br>(GR[reg1] (15 : 0))                                                                                        | 1           | 1           | 1           |       |    |   |   |      |
| TRAP     | vector             | 00000111111iiii<br>0000000100000000    | EIPC                                                                                                                               | 3           | 3           | Э           |       |    |   |   |      |
| TST      | reg1,reg2          | rrrrr001011RRRRR                       | result←GR[reg2] AND GR[reg1]                                                                                                       | 1           | 1           | 1           |       | 0  | × | × |      |
| TST1     | bit#3,disp16[reg1] | 11bbb111110RRRRR<br>ddddddddddddddd    | adr←GR[reg1]+sign-extend(disp16) Z flag←Not (Load-memory-bit (adr,bit#3))                                                          | 3<br>Note 3 | 3<br>Note 3 | 3<br>Note 3 |       |    |   | × |      |
|          | reg2, [reg1]       | rrrrr1111111RRRRR<br>00000000011100110 | adr←GR[reg1]<br>Z flag←Not (Load-memory-bit (adr,reg2))                                                                            | 3<br>Note 3 | 3<br>Note 3 | 3<br>Note 3 |       |    |   | × |      |
| XOR      | reg1,reg2          | rrrrr001001RRRRR                       | GR[reg2]←GR[reg2] XOR GR[reg1]                                                                                                     | 1           | 1           | 1           |       | 0  | × | × |      |
| XORI     | imm16,reg1,reg2    | rrrrr110101RRRRR                       | GR[reg2]←GR[reg1] XOR zero-extend (imm16)                                                                                          | 1           | 1           | 1           |       | 0  | × | × |      |
| ZXB      | reg1               | 00000000100RRRRR                       | GR[reg1]←zero-extend (GR[reg1] (7 : 0))                                                                                            | 1           | 1           | 1           |       |    |   |   |      |
| ZXH      | reg1               | 00000000110RRRRR                       | GR[reg1]←zero-extend (GR[reg1] (15 : 0))                                                                                           | 1           | 1           | 1           |       |    |   |   |      |

- Notes 1. dddddddd: Higher 8 bits of disp9.
  - 2. 3 if there is an instruction that rewrites the contents of the PSW immediately before.
  - 3. If there is no wait state (3 + the number of read access wait states).
  - **4.** n is the total number of list12 load registers. (According to the number of wait states. Also, if there are no wait states, n is the total number of list12 registers. If n = 0, same operation as when n = 1)
  - 5. RRRRR: other than 00000.
  - 6. The lower halfword data only are valid.
  - 7. dddddddddddddddddd: The higher 21 bits of disp22.
  - 8. dddddddddddddd: The higher 15 bits of disp16.
  - 9. According to the number of wait states (1 if there are no wait states).
  - 10. b: bit 0 of disp16.
  - 11. According to the number of wait states (2 if there are no wait states).

**Notes 12.** In this instruction, for convenience of mnemonic description, the source register is made reg2, but the reg1 field is used in the opcode. Therefore, the meaning of register specification in the mnemonic description and in the opcode differs from other instructions.

rrrrr = regID specification

RRRRR = reg2 specification

13. iiiii: Lower 5 bits of imm9.

IIII: Higher 4 bits of imm9.

- **14.** Do not specify the same register for general-purpose registers reg1 and reg3.
- 15. sp/imm: specified by bits 19 and 20 of the sub-opcode.
- **16.** ff = 00: Load sp in ep.
  - 01: Load sign expanded 16-bit immediate data (bits 47 to 32) in ep.
  - 10: Load 16-bit logically left shifted 16-bit immediate data (bits 47 to 32) in ep.
  - 11: Load 32-bit immediate data (bits 63 to 32) in ep.
- 17. If imm = imm32, n + 3 clocks.
- **18.** rrrrr: Other than 00000.
- 19. ddddddd: Higher 7 bits of disp8.
- 20. dddd: Higher 4 bits of disp5.
- 21. dddddd: Higher 6 bits of disp8.